This meeting will be face-to-face at the Oliver Lodge Building (map here) for those who can attend in-person. There will be a zoom connection for those who are remote.
In-pixel digital readout (ie hit buffers) inside the pixel (like in RD50-MPW4) or at the periphery (like MightyPix/LF-MightyPix) - pros and cons of each configuration
LHCb requires 32-bit data words: RD50-MPW4 has 8-bit time-stamps, is this enough to achieve the required 3 ns time resolution? How many bits to address rows and columns in a 2 cm x 2 cm chip (RD50-MPW4 has 8-bit row address and 8-bit column address)
How many FIFOs in the periphery given the data rate anticipated in Mighty Tracker and UP, to avoid loosing hits
Pixel size will mostl likely be 100 um x 100 um, anticipate how this will benefit power consumption (distribute allowed power budget between pixel matrix and everything else)
Plan to develop and evaluate enclosed layout transistors
Sketch block diagram, think of main specs for all the main blocks, and estimate what 'should' be included in RadPix1/can be realistically designed until the chip submission
2:45 PM
→
3:30 PM
RadPix submission plan45m
Anticipated timeline for submissions
What blocks are included in each submission
Who designs what block
Person power and submission funding
Design files sharing
3:30 PM
→
4:00 PM
Coffee break30m
Can also include a quick lab tour to show HV-CMOS experimental setups (RD50-MPW4, UKRI-MPW1 and MightyPix)
4:00 PM
→
4:30 PM
RadPix submission plan (continuation)30m
4:20 PM
→
4:40 PM
Progress since last in-person meeting20m
Summary of relevant measured results (RD50-MPW4, UKRI-MPW1 LFoundry prototypes)
Plans for TID evaluation at RAL in late October or November